|
74HC195 (DIP) ÃÖ¼ÒÁÖ¹®¼ö·® : 20°³ |
|
|
Á¦Á¶È¸»ç : ANY |
ÆǸŰ¡°Ý : 1,550¿ø |
|
|
|
Àû¸³±Ý¾× : 0¿ø |
|
|
|
|
|
¡Ú¡Ú¡Ú¡Ú¡Ú |
½Å¼ÓÇÏ°í Á¤È®ÇÑ ¹è¼ÛÀ» ¾à¼Óµå¸³´Ï´Ù |
|
|
|
|
|
4-bit parallel access shift register
FEATURES ¡¤ Asynchronous master reset ¡¤ J, K, (D) inputs to the first stage ¡¤ Fully synchronous serial or parallel data transfer ¡¤ Shift right and parallel load capability ¡¤ Complement output from the last stage ¡¤ Output capability: standard ¡¤ ICC category: MSI
µ¥ÀÌÅͽÃÆ® º¸±â |
* Á¦Ç° »ç¿ë Àü ¹Ýµå½Ã Å×½ºÆ® ÈÄ »ç¿ëÇϽñ⠹ٶø´Ï´Ù.
* ÷ºÎµÈ µ¥ÀÌÅͽÃÆ®´Â Âü°í¿ëÀ¸·Î¸¸ »ç¿ëÇϽñ⠹ٶø´Ï´Ù. |
|
|
¹øÈ£ |
|
Á¦¸ñ |
ÀÛ¼ºÀÚ |
ÀÛ¼ºÀÏ |
Á¶È¸ |
|
|
|
|